Noch Fragen? 0800 / 33 82 637

Formal Semantics for VHDL

Produktform: Buch / Einband - fest (Hardcover)

It is recognized that formal design and verification methods are an important requirement for the attainment of high quality system designs. The field has evolved enormously during the last few years, resulting in the fact that formal design and verification methods are nowadays supported by several tools, both commercial and academic. If different tools and users are to generate and read the same language then it is necessary that the same semantics is assigned by them to all constructs and elements of the language. The current IEEE standard VHDL language reference manual (LRM) tries to define VHDL as well as possible in a descriptive way, explaining the semantics in English. But rigor and clarity are very hard to maintain in a semantics defined in this way, and that has already given rise to many misconceptions and contradictory interpretations. is the first book that puts forward a cohesive set of semantics for the VHDL language. The chapters describe several semantics each based on a different underlying formalism: two of them use Petri nets as target language, and two of them higher order logic. Two use functional concepts, and finally another uses the concept of evolving algebras. is essential reading for researchers in formal methods and can be used as a text for an advanced course on the subject. weiterlesen

Dieser Artikel gehört zu den folgenden Serien

Sprache(n): Englisch

ISBN: 978-0-7923-9552-2 / 978-0792395522 / 9780792395522

Verlag: Springer US

Erscheinungsdatum: 28.02.1995

Seiten: 249

Auflage: 1

Herausgegeben von Carlos Delgado Kloos, P. Breuer

106,99 € inkl. MwSt.
kostenloser Versand

lieferbar - Lieferzeit 10-15 Werktage

zurück